Part Number Hot Search : 
0F1S5ZT M621F AAT8641 6KE12 APTGT 15KP120 2QSP24 ISP1106
Product Description
Full Text Search
 

To Download HCF4034 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 HCC/HCF4034B
8-STAGE STATIC BIDIRECTIONAL PARALLEL/SERIAL INPUT/OUTPUT BUS REGISTER
.BI .PARALLEL .ASYNCHRONOUSORSYNCHRONOUSPAR.PARALLEL .DATARECI .MULTI .FULLYSTATI .QUI .5V,10V,AND15VPARAMETRI .I .100%TESTEDFORQUI .MEETSALLREQUI
DIRECTIONAL PARALLEL DATA INPUT OR SERIAL INPUTS/PARALLEL OUTPUTS ALLEL DATA LOADING DATA-INPUT ENABLE ON "A" DATA LINES (3-state output) RCULATION FOR REGISTER EXPANSION PACKAGE REGISTER EXPANSION C OPERATIONAL DC-TO-5MHz (typ.) AT VDD = 10V ESCENT CURRENT SPECIFIED TO 20V FOR HCC DEVICE C RATINGS NPUT CURRENT OF 100nA AT 18V AND 25C FOR HCC DEVICE ESCENT CURRENT REMENTS OF JEDEC TENTATIVE STANDARD N 13A, "STANDARD SPECIFICATIONS FOR DESCRIPTION OF "B" SERIES CMOS DEVICES"
EY (Plastic Package)
F (Ceramic Frit Seal Package)
M1 (Micro Package) ORDER CODES : HCC4034BF HCF4034BEY HCF4034BM1
PIN CONNECTIONS
DESCRIPTION The HCC4034B (extended temperature range) and HCF4034B (intermediate temperature range) are monolithic integrated circuits, available in 24-lead dual in-line plastic or ceramic package and plastic micro package. The HCC/HCF4034B is a static eight-stage parallel-or serial-input parallel-output register. It can be used to : 1) bidirectionally transfer parallel information between two buses ; 2) convert serial data to parallel form and direct the parallel data to either of twobuses ; 3) store (recirculate) parallel data, or 4) accept parallel data from either of two buses and convert that data to serial form. Inputs that control the operations include a single-phase CLOCK (CL), A DATA ENABLE (AE), ASYNCHRONOUS/SYNCHRONOUS (A/S), A-BUS-TOB-BUS/B-BUS-TO-A-BUS (A/B), and PARALLEL/ SERIAL (P/S). Data inputs include 16 bidirectional parallel data lines of which the eight A data lines are inputs (3-state outputs) and the B data lines are outputs (inputs) depending on the signal level on the A/B input. In addition, an input for SERIAL DATA is also provided. All register stages are D-type masterslave flip-flops with separate master and slave clock
June 1989 1/16
HCC/HCF4034B
inputs generated internally to allow synchronous or asynchronous data transfer from master to slave. Isolation from external noise and the effects of loading is provided by output buffering. PARALLEL OPERATION - A high P/S input signal allows data transfer into the register via the parallel data lines synchronously with the positive transition of the clock provided the A/S input is low. If the A/S input is high the transfer is independent of the clock. The direction of data flow is controlled by the A/B input. When this signal is high the A data lines are inputs (and B data lines are outputs) ; a low A/B signal reverses the direction of data flow. The AE-input is an additional feature which allows many registers to feed data to a common bus. The A DATA lines are FUNCTIONAL DIAGRAM enabled only when this signal is high. Data storage through recirculation of data in each register stage is accomplished by making the A/B signal high and the AE signal low. SERIALOPERATION - A low P/S signal allows serial data to transfer into the register synchronously with the positive transition of the clock. The A/S input is internally disabled when the register is in the serial mode (asynchronous serial operation is not allowed). The serial data appears as output data on either the B lines (when A/B is high) or the A lines (when A/B is low and the AE signal is high). Register expansion can be accomplished by simply cascading HCC/HCF4034B packages.
ABSOLUTE MAXIMUM RATINGS
Symbol V DD * Vi II P tot Parameter Supply Voltage : HCC Types HCF Types Input Voltage DC Input Current (any one input) Total Power Dissipation (per package) Dissipation per Output Transistor for Top = Full Package-temperature Range Operating Temperature : HCC Types HCF Types Storage Temperature Value - 0.5 to + 20 - 0.5 to + 18 - 0.5 to V DD + 0.5 10 200 100 - 55 to + 125 - 40 to + 85 - 65 to + 150 Unit V V V mA mW mW C C C
T op T s tg
Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for external periods may affect device reliability.
2/16
HCC/HCF4034B
RECOMMENDED OPERATING CONDITIONS
Symbol V DD VI T op Parameter Supply Voltage : HCC Types HCF Types Input Voltage Operating Temperature : HCC Types HCF Types Value 3 to 18 3 to 15 0 to V DD - 55 to + 125 - 40 to + 85 Unit V V V C C
LOGIC DIAGRAMS STEERING LOGIC
3/16
HCC/HCF4034B
LOGIC DIAGRAM AND TRUTH TABLE REGISTER STAGE (1 of 8 stages)
INPUTS CL
v M
OUT
v
CL
S
D 0 0 0 X 1 1 1
Q 0 0 * 0 1 1 *
v = LEVEL CHANGE * = INVALID CONDI-
FOR REGISTER INPUT-LEVELS AND RESULTING REGISTER OPERATION
"A" Enable 0 0 0 0 0 0 1 1 1 1 1 1 P/S 0 0 1 1 1 1 0 0 1 1 1 1 A/B 0 1 0 0 1 1 0 1 0 0 1 1 A/S X X 0 1 0 1 X X 0 1 0 1 Operation* Serial Mode ; Synch. Serial Data Input, "A" Parallel Data Outputs Disabled Serial Mode ; Synch. Serial Data Input, "B" Parallel Data Output Parallel Mode ; "B" Synch. Parallel Data Inputs, "A" Parallel Data Outputs Disabled Parallel Mode ; "B" Asynch. Parallel Data Inputs, "A" Parallel Data Outputs Disabled Parallel Mode ; "A" Parallel Data Inputs Disabled, "B" Parallel Data Outputs, Synch. Data Recirculation Parallel Mode ; "A" Parallel Data Inputs Disabled, "B" Parallel Data Outputs, Asynch. Data Recirculation Serial Mode ; Synch. Serial Data Input, "A" Parallel Data Output Serial Mode ; Synch. Serial Data Input, "B" Parallel Data Output Parallel Mode ; "B" Synch. Parallel Data Input, "A" Parallel Data Output Parallel Mode ; "B" Asynch. Parallel Data Input, "A" Parallel Data Output Parallel Mode ; "A" Synch. Parallel Data Input, "B" Parallel Data Output Parallel Mode ; "A" Asynch. Parallel Data Input, "B" Parallel Data Outpu
* Outputs change at positive transition of clock in the serial mode and when the A/S control inputs is "low" in the parallel mode.
4/16
HCC/HCF4034B
TIMING DIAGRAM
5/16
HCC/HCF4034B
STATIC ELECTRICAL CHARACTERISTICS (over recommended operating conditions)
Symbol IL Parameter Quiescent Current VI (V) Test Conditions VO |IO| V DD (V) (A) (V) 5 10 15 20 5 10 15 5 10 15 5 10 15 5 10 15 5 10 15 5 5 10 15 5 5 10 15 5 10 15 5 10 15 18 Any Input 15 0/18 0/15 Any Input 18 15 0.3 0.4 1.0 10-5 0.3 10-4 0.4 10-4 1.0 5 7.5 1 12 7.5 A pF T Low * Min. Max. 5 10 20 100 20 40 80 4.95 9.95 14.95 0.05 0.05 0.05 3.5 7 11 1.5 3 4 -2 - 0.64 - 1.6 - 4.2 - 1.53 - 0.52 - 1.3 - 3.6 0.64 1.6 4.2 0.52 1.3 3.6 0.1 Values 25C Min. Typ. 0.04 0.04 0.04 0.08 0.04 0.04 0.04 4.95 9.95 14.95 T Hi gh * Min. Max. 150 300 600 3000 150 300 600 4.95 9.95 14.95 0.05 0.05 0.05 0.05 0.05 0.05 3.5 7 11 1.5 1.5 3 3 4 4 - 1.15 - 0.36 - 0.9 - 2.4 - 1.1 - 0.36 - 0.9 - 2.4 0.36 0.9 2.4 0.36 0.9 2.4 1 A Unit
V OH
V OL
V IH
0/ 5 HCC 0/10 Types 0/15 0/20 0/ 5 HCF 0/10 Types 0/15 Output High 0/ 5 Voltage 0/10 0/15 Output Low 5/0 Voltage 10/0 15/0 Input High Voltage Input Low Voltage Output Drive Current 0/ 5 0/ 5 HCC Types 0/10 0/15 0/ 5 0/ 5 HCF Types 0/10 0/15 Output 0/ 5 HCC Sink 0/10 Types Current 0/15 0/ 5 HCF 0/10 Types 0/15 Input HCC 0/18 Leakage Types Current HCF 0/15 Types 3-State HCC 0/18 Output Types Leakage HCF 0/15 Current Types Input Capacitance
Max. 5 10 20 100 20 40 80
A
V IL
I OH
I OL
0.5/4.5 1/9 1.5/13.5 4.5/0.5 9/1 13.5/1.5 2.5 4.6 9.5 13.5 2.5 4.6 9.5 13.5 0.4 0.5 1.5 0.4 0.5 1.5
< < < < < < < < < < < <
1 1 1 1 1 1 1 1 1 1 1 1
V
V
3.5 7 11
V
V
- 1.6 - 0.51 - 1.3 - 3.4 - 1.36 - 0.44 - 1.1 - 3.0 0.51 1.3 3.4 0.44 1.1 3.0
- 3.2 -1 - 2.6 - 6.8 - 3.2 -1 - 2.6 - 6.8 1 2.6 6.8 1 2.6 6.8
mA
mA
IIH , IIL
10-5 0.1
I OH
CI
* TLow = - 55C for HCC device : - 40C for HCF device. * THigh = + 125C for HCC device : + 85C for HCF device. The Noise Margin for both "1" and "0" level is : 1V min. with VDD = 5V, 2V min. with VDD = 10V, 2.5V min. with VDD = 15V.
6/16
HCC/HCF4034B
DYNAMIC ELECTRICAL CHARACTERISTICS (Tamb = 25C, CL = 50pF, RL = 200k, typical temperature coefficient for all VDD values is 0.3%/C, all input rise and fall times = 20ns)
Symbol tPHL , tPLH Parameter Propagation Delay Time : A (B) Parallel Data in to B (A) Parallel Data Out 3-state Propagation Delay Time A/B or AE to "A" OUT Test Conditions V DD (V) 5 10 15 5 10 15 tTHL, tT LH Transition Time 5 10 15 ts etup Data Setup Time Serial Data to Clock 5 10 15 Parallel Data to Clock 5 10 15 tw High-level Pulse Width, AE, P/S, A/S 5 10 15 f CL Maximum Clock Frequency 5 10 15 tW Clock Pulse Width 5 10 15 tr , t f* Clock Input Rise or Fall Time 5,10,15 2 5 7 Min. Value Typ. 350 120 85 200 80 60 100 50 40 80 30 20 25 15 10 175 70 40 4 10 14 125 50 35 250 100 70 15 s ns MHz Max. 700 240 170 400 160 120 200 100 80 160 60 40 50 30 20 350 140 80 ns ns ns ns ns ns Unit
tPLZ , tPHZ t PZ L, t PZ H
* If more than one unit is cascade tr should be made less than or equal to the sum of the transition time and the fixed propagation delay of the d. output of the driving stage for the estimated capacitive load.
7/16
HCC/HCF4034B
Typical Output Low (sink) Current Characteristics. Minimum Output Low (sink) Current teristics. Charac-
Typical Output High (source) Current Characteristics.
Minimum Output High (source) Current Characteristics.
TYPICAL APPLICATIONS 16-BIT PARALLEL IN/PARALLEL OUT PARALLEL IN/SERIAL OUT, SERIAL IN/PARALLEL OUT, SERIAL IN/SERIAL OUT REGISTER.
8/16
HCC/HCF4034B
TYPICAL APPLICATIONS (continued) 16-BIT SERIAL IN/GATED PARALLEL OUT REGISTER
FREQUENCY AND PHASE COMPARATOR.
TIMING DIAGRAM
9/16
HCC/HCF4034B
TYPICAL APPLICATIONS (continued) SHIFT RIGHT/SHIFT LEFT WITH PARALLEL INPUTS
A "High" ("Low") on the Shift Left/Shift Right input allows serial data on the Shift Left Input (Shift Right Input) to enter the register on the positive transition of the clock signal. A "high" on the "A" Enable Input disables the "A" parallel data lines on Reg. 1 and 2 and enables the "A" data lines on registers 3 and 4 and allows parallel data into registers 1 and 2. Other
logic schemes may be used in place of registers 3 and 4 for parallel loading. When parallel inputs are not used Reg. 3 and 4 and associated logic are not required. * Shift Left input must be disabled during parallel entry.
N-STAGE REGISTER WITH FIXED SERIAL OUTPUT LINE
10/16
HCC/HCF4034B
TYPICAL APPLICATIONS (continued) SAMPLE AND HOLD REGISTER-SERIAL/PARALLEL IN-PARALLEL OUT
SINGLE-AND DOUBLE-BUS SYSTEMS
The "A" enable (AE) and A/B signals control all combinations of transfer between the registers and bus systems.
11/16
HCC/HCF4034B
TEST CIRCUITS Quiescent Device Current. Noise Immunity.
Input Leakage Current.
12/16
HCC/HCF4034B
Plastic DIP24 (0.25) MECHANICAL DATA
mm MIN. a1 b b1 b2 D E e e3 F I L 4.445 3.3 15.2 2.54 27.94 14.1 0.175 0.130 0.23 1.27 32.2 16.68 0.598 0.100 1.100 0.555 TYP. 0.63 0.45 0.31 0.009 0.050 1.268 0.657 MAX. MIN. inch TYP. 0.025 0.018 0.012 MAX.
DIM.
P043A
13/16
HCC/HCF4034B
Ceramic DIP24 MECHANICAL DATA
mm MIN. A B C D E e3 F G I L M N1 P Q 2.29 0.4 1.17 0.22 1.52 13.05 3.9 3 0.5 27.94 2.79 0.55 1.52 0.31 2.49 0.090 0.016 0.046 0.009 0.060 1.78 TYP. MAX. 32.3 13.36 5.08 0.514 0.154 0.118 0.020 1.100 0.110 0.022 0.060 0.012 0.098 0.070 MIN. inch TYP. MAX. 1.272 0.526 0.200
DIM.
4 (min.), 15 (max.)
15.4 15.8 5.71 0.606 0.622 0.225
P058C
14/16
HCC/HCF4034B
SO24 MECHANICAL DATA
mm MIN. A a1 a2 b b1 C c1 D E e e3 F L S 7.40 0.50 15.20 10.00 1.27 13.97 7.60 1.27 8 (max.) 0.291 0.19 15.60 10.65 0.35 0.23 0.50 45 (typ.) 0.598 0.393 0.05 0.55 0.299 0.050 0.614 0.420 0.10 TYP. MAX. 2.65 0.20 2.45 0.49 0.32 0.013 0.009 0.020 0.004 MIN. inch TYP. MAX. 0.104 0.007 0.096 0.019 0.012
DIM.
L C c1
a2
A
e3
E
D
24
13
1
12
F
a1
b
e
s
b1
15/16
HCC/HCF4034B
Information furnished is believed to be accurate and reliable. However, SGS-THOMSON Microelectronics assumes no responsability for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may results from its use. No license is granted by implication or otherwise under any patent or patent rights of SGS-THOMSON Microelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. SGS-THOMSON Microelectronics products are not authorized for use ascritical components in life support devices or systems without express written approval of SGS-THOMSON Microelectonics. (c) 1994 SGS-THOMSON Microelectronics - All Rights Reserved SGS-THOMSON Microelectronics GROUP OF COMPANIES Australia - Brazil - France - Germany - Hong Kong - Italy - Japan - Korea - Malaysia - Malta - Morocco - The Netherlands Singapore - Spain - Sweden - Switzerland - Taiwan - Thailand - United Kingdom - U.S.A
16/16


▲Up To Search▲   

 
Price & Availability of HCF4034

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X